Lab 06 Digital Systems

Oscar Wang

Khashayar Bayati

COE328

Section 24

Dr. Asad, Arghavan

12<sup>th</sup> December 2024

# **Table of Contents**

| Introduction             | 3  |
|--------------------------|----|
| Part 1: Components       |    |
| 1.1 Latch                | 3  |
| 1.2 4 to 16 Decoder      | 4  |
| 1.3 Finite State Machine | 5  |
| Part 2: ALU #1           | 6  |
| Part 3: ALU #2           | 7  |
| Part 4: ALU #3           | 8  |
| Part 5: Simulated result | 9  |
| Conclusion               | 10 |

### Introduction

This lab involves using multiple components from previous labs and created new ones on top of it to make an arithmetic and logic unit. The entire circuit begin with two 8-bit input into two latches, where the data is temporarily stored, the data is then proceeded into an ALU unit, where a series of calculations and outputs into two seven-segment displays. The control unit consists of 2 separate components, the finite state machine (FSM) and a 4 to 16 decoder. The FSM is used for determine controller sequence and the decoder decides which operation to make in the ALU.

# **Components:** Latch 1 and 2

Latches act as a temporary storage of the data, these two components take the data and passes it onto the other components. Every time the clock goes up (and down), the data passes on, this also demonstrates that it has an uprising edge structure.



Fig 1.1 Waveform simulation for a latch



Fig 1.2 truth table for a SR Latch

## 4 to 16 decoder

This is one of the most important components as it determines the operations for the ALU block, the outputs of decoder act like opcode, the first 8 opcodes from 100000000 to 000000001 tells which operations to make.



Fig 1.3 Example waveform simulation for a 4 to 16 decoder

|   | T., | T., | 1_ | T   | T   | T   | T   | T   | T   | T   | T   | T   | T   |      |      | T    | T    | T    | T    |
|---|-----|-----|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|------|------|------|
| W | X   | Y   | Z  | OP0 | OP1 | OP2 | OP3 | OP4 | OP5 | OP6 | OP7 | OP8 | OP9 | OP10 | OP11 | OP12 | OP13 | OP14 | OP15 |
| 0 | 0   | 0   | 0  | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 0   | 0   | 1  | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 0   | 1   | 0  | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 0   | 1   | 1  | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 1   | 0   | 0  | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 1   | 0   | 1  | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 1   | 1   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 0 | 1   | 1   | 1  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 1 | 0   | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 0    | 0    | 0    | 0    | 0    | 0    |
| 1 | 0   | 0   | 1  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0    | 0    | 0    | 0    | 0    | 0    |
| 1 | 0   | 1   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1    | 0    | 0    | 0    | 0    | 0    |
| 1 | 0   | 1   | 1  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 1    | 0    | 0    | 0    | 0    |
| 1 | 1   | 0   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 1    | 0    | 0    | 0    |
| 1 | 1   | 0   | 1  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 1    | 0    | 0    |
| 1 | 1   | 1   | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 1    | 0    |
| 1 | 1   | 1   | 1  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    | 0    | 0    | 0    | 0    | 1    |

Fig 1.4 Truth table for a 4 to 16 decoder

### FSM - Finite State Machine

This component takes a clock input and cycles through a set of values, with each pulse sent to the machine it goes to the next state, and outputs the corresponding student number to its current state.



Fig 1.5 Example simulation of FSM

In this particular finite state machine I designed, it follows a 0-4-3-2-1-8-7-6-5



Fig 1.6 State assigned table for FSM

The three structures above are all control units involved in the circuit

## **ALU #1**

The purpose of ALU is set to perform a series of calculations given in the lab manual. The ALU itself has a simple design with two registers connected to the unit, with an opcode for its actions and a clock driving the output of it.



Fig 2.1 block schematic diagram for the general processing unit

The ALU unit is the central of the circuit consist of two 8-bit input A and B and OP for opcodes, it then outputs two 4-bit values r1 and r2 with one being the first four bits of the processed data and the other one for the following four bits of data. On top of that, it also has a neg output to determine the sign of the output. With neg, r1, and r2 together, it displays the hexadecimal representation of the binary number result of the operation.

| Function# | Microcode                               | Function |
|-----------|-----------------------------------------|----------|
| 1         | 0000000000000001                        | A + B    |
| 2         | 000000000000000000000000000000000000000 | A - B    |
| 3         | 000000000000000000000000000000000000000 | NOT A    |
| 4         | 000000000001000                         | A NAND B |
| 5         | 000000000010000                         | A NOR B  |
| 6         | 000000000100000                         | A AND B  |
| 7         | 000000001000000                         | A XOR B  |
| 8         | 000000010000000                         | A OR B   |
| 9         | 000000100000000                         | A XNOR B |

Fig 2.2 opcode feed into ALU and its action



Fig 2.3 Simulation output for ALU #1 (basic logic manipulation)

### ALU#2

| Function # | Operation / Function                                                                   |  |  |  |  |  |  |
|------------|----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1          | Decrement <b>B</b> by 9                                                                |  |  |  |  |  |  |
| 2          | Swap the lower and upper 4 bits of <b>B</b>                                            |  |  |  |  |  |  |
| 3          | Shift <b>A</b> to left by 2 bits, input bit = $0$ (SHL)                                |  |  |  |  |  |  |
| 4          | Produce the result of NANDing <b>A</b> and <b>B</b>                                    |  |  |  |  |  |  |
| 5          | Find the greater value of <b>A</b> and <b>B</b> and produce the results ( $Max(A,B)$ ) |  |  |  |  |  |  |
| 6          | Invert the even bits of <b>B</b>                                                       |  |  |  |  |  |  |
| 7          | Produce null on the output                                                             |  |  |  |  |  |  |
| 8          | Replace the upper four bits of ${\bf B}$ by upper four bits of ${\bf A}$               |  |  |  |  |  |  |

Fig 2.4 Function F from lab manual (assigned by TA)



Fig 2.5 Simulation waveform of ALU #2

```
4) A NAND B
                                                        3) Shift A left by 2 bits, input bit = 0
                        2) swap lower and upper 4 bits of B
                                                        A = 2100 0011, shift 2 add 0
                                                                                                = (0000 000)
                                                             = 0000 (10)
                          Hex(0101 1001) = 59 (correct)
                                                                                                =(1111 1110) 11 = FF (correct)
Ha (140) = 8C (correct)
                                                       4) null on output
                                                                                         8) Replace upper 4 bits of B
5) Find greater unlike 6) Invert even bits of B
                                                                                            by upper 4 bits of A
                                                        outputs 0, (correct)
                                                                                          upper 4 of A = 0100
                            = 00101000 (wrong)
result = 95 (correct)
                                                                                          result (01000101) Ha = 45 (correct)
```

Fig 2.6 Calculation with regards to the simulation

ALU #2 takes in the opcode and do calculations based on it, similar to ALU #1. In the waveform diagram, the opcode has been set to different values in order to simulate the changes, from Fig 2.6, we can see the calculations behind the simulation and its corresponding values.

#### **ALU #3**

| Function # | Microcode        | Operation                                        |
|------------|------------------|--------------------------------------------------|
| 1          | 0000000000000001 | Check if B has student id in it, yes (y), no (n) |
| 2          | 0000000000000010 | Check if B has student id in it, yes (y), no (n) |
| 3          | 000000000000100  | Check if B has student id in it, yes (y), no (n) |
| 4          | 000000000001000  | Check if B has student id in it, yes (y), no (n) |
| 5          | 000000000010000  | Check if B has student id in it, yes (y), no (n) |
| 6          | 000000000100000  | Check if B has student id in it, yes (y), no (n) |
| 7          | 000000001000000  | Check if B has student id in it, yes (y), no (n) |
| 8          | 000000010000000  | Check if B has student id in it, yes (y), no (n) |
| 9          | 000000100000000  | Check if B has student id in it, yes (y), no (n) |

Fig 2.7 Microcode for Microcode generated by decoder and the functions performed by ALU given microcode

The third ALU does a comparison with the input value and outputs a result to the seven-segment display.

```
justALU1.bdf
                                                               alu3.vhd
                                                                               ×
                                                       ALU.vhd
: IN std_logic_vector(7 DOWNTO 0);
: OUT std_logic_vector(6 DOWNTO 0)
10
                                                -- 8-bit input B (2 BCD digits)
display
                                                -- 7-segment display output
         IF (upper_digit = student_id) OR (lower_digit = student_id) THEN
    match <= 'l';
ELSE</pre>
42
43
44
       END PROCESS:
   END behavior;
```

Fig 2.8 Coded part of ALU #3

The code takes in a 4-bit student id and 8-bit input B from the previous ALU, it compares with the upper and lower four bits of B, a temporary variable is used to determine the comparison made, then it outputs a signal to display "y" when there are matches or "n" when there are not.

#### **Simulated Result**

Fig 2.10 shows the block schematic diagram for the entire processing unit, since they are all synchronous clocked, a clock input is connected to all components including latches, FSM, and ALU. An example input of 98 and 35 are used, these are the last four digit of my student id.



Fig 2.9 simulated waveform output of circuit with two 8-bit input, ALU, and FSM



Fig 2.10 block schematic diagram for simulated output

In this diagram, A and B are two inputs of the system, *first* and *second* outputs the result, enable has been turned on as indicated in Fig 2.9, while every reset is off.

### Conclusion

In conclusion, it can be understood from this lab that ALU's can perform a series of process based on its microcode. Then a simple control unit was implemented to output different opcodes to control the ALU's action. Last thing to mention is the S-R latch is used at the beginning of the entire circuit as it stores the

input values and sends it to the ALU and control unit. The lab covered a span of every other lab indicates its complexity and importance.